DSGTRGAR=0, DSELCD=0, DSCBFAL=0, DSGTRGBR=0, DSCARBH=0, DSCBRAL=0, DSELCA=0, DSCBFAH=0, DSCBRAH=0, DSCAFBL=0, DSCARBL=0, DSCAFBH=0, DSGTRGBF=0, DSELCB=0, DSELCC=0, DSGTRGAF=0
General PWM Timer Down Count Source Select Register
DSGTRGAR | GTETRGA Pin Rising Input Source Counter Count Down Enable 0 (0): Counter count down disabled on the rising edge of GTETRGA input 1 (1): Counter count down enabled on the rising edge of GTETRGA input |
DSGTRGAF | GTETRGA Pin Falling Input Source Counter Count Down Enable 0 (0): Counter count down disabled on the falling edge of GTETRGA input 1 (1): Counter count down enabled on the falling edge of GTETRGA input |
DSGTRGBR | GTETRGB Pin Rising Input Source Counter Count Down Enable 0 (0): Counter count down disabled on the rising edge of GTETRGB input 1 (1): Counter count down enabled on the rising edge of GTETRGB input |
DSGTRGBF | GTETRGB Pin Falling Input Source Counter Count Down Enable 0 (0): Counter count down disabled on the falling edge of GTETRGB input 1 (1): Counter count down enabled on the falling edge of GTETRGB input |
DSCARBL | GTIOCnA Pin Rising Input during GTIOCnB Value Low Source Counter Count Down Enable 0 (0): Counter count down disabled on the rising edge of GTIOCnA input when GTIOCnB input is 0 1 (1): Counter count down enabled on the rising edge of GTIOCnA input when GTIOCnB input is 0 |
DSCARBH | GTIOCnA Pin Rising Input during GTIOCnB Value High Source Counter Count Down Enable 0 (0): Counter count down disabled on the rising edge of GTIOCnA input when GTIOCnB input is 1 1 (1): Counter count down enabled on the rising edge of GTIOCnA input when GTIOCnB input is 1 |
DSCAFBL | GTIOCnA Pin Falling Input during GTIOCnB Value Low Source Counter Count Down Enable 0 (0): Counter count down disabled on the falling edge of GTIOCnA input when GTIOCnB input is 0 1 (1): Counter count down enabled on the falling edge of GTIOCnA input when GTIOCnB input is 0 |
DSCAFBH | GTIOCnA Pin Falling Input during GTIOCnB Value High Source Counter Count Down Enable 0 (0): Counter count down disabled on the falling edge of GTIOCnA input when GTIOCnB input is 1 1 (1): Counter count down enabled on the falling edge of GTIOCnA input when GTIOCnB input is 1 |
DSCBRAL | GTIOCnB Pin Rising Input during GTIOCnA Value Low Source Counter Count Down Enable 0 (0): Counter count down disabled on the rising edge of GTIOCnB input when GTIOCnA input is 0 1 (1): Counter count down enabled on the rising edge of GTIOCnB input when GTIOCnA input is 0 |
DSCBRAH | GTIOCnB Pin Rising Input during GTIOCnA Value High Source Counter Count Down Enable 0 (0): Counter count down disabled on the rising edge of GTIOCnB input when GTIOCnA input is 1 1 (1): Counter count down enabled on the rising edge of GTIOCnB input when GTIOCnA input is 1 |
DSCBFAL | GTIOCnB Pin Falling Input during GTIOCnA Value Low Source Counter Count Down Enable 0 (0): Counter count down disabled on the falling edge of GTIOCnB input when GTIOCnA input is 0 1 (1): Counter count down enabled on the falling edge of GTIOCnB input when GTIOCnA input is 0 |
DSCBFAH | GTIOCnB Pin Falling Input during GTIOCnA Value High Source Counter Count Down Enable 0 (0): Counter count down disabled on the falling edge of GTIOCnB input when GTIOCnA input is 1 1 (1): Counter count down enabled on the falling edge of GTIOCnB input when GTIOCnA input is 1 |
DSELCA | ELC_GPTA Event Source Counter Count Down Enable 0 (0): Counter count down disabled at the ELC_GPTA input 1 (1): Counter count down enabled at the ELC_GPTA input |
DSELCB | ELC_GPTB Event Source Counter Count Down Enable 0 (0): Counter count down disabled at the ELC_GPTB input 1 (1): Counter count down enabled at the ELC_GPTB input |
DSELCC | ELC_GPTC Event Source Counter Count Down Enable 0 (0): Counter count down disabled at the ELC_GPTC input 1 (1): Counter count down enabled at the ELC_GPTC input |
DSELCD | ELC_GPTD Event Source Counter Count Down Enable 0 (0): Counter count down disabled at the ELC_GPTD input 1 (1): Counter count down enabled at the ELC_GPTD input |